843 lines
13 KiB
Text
843 lines
13 KiB
Text
|
/*<simulation_settings>
|
||
|
<ftestbench_cmd>quartus_eda --gen_testbench --tool=modelsim_oem --format=verilog --write_settings_files=off jyh_4490_6 -c jyh_4490_6 --vector_source="/home/ir/Documents/codelib/Quartus/v6/Waveform.vwf" --testbench_file="/home/ir/Documents/codelib/Quartus/v6/simulation/qsim/Waveform.vwf.vt"</ftestbench_cmd>
|
||
|
<ttestbench_cmd>quartus_eda --gen_testbench --tool=modelsim_oem --format=verilog --write_settings_files=off jyh_4490_6 -c jyh_4490_6 --vector_source="/home/ir/Documents/codelib/Quartus/v6/Waveform.vwf" --testbench_file="/home/ir/Documents/codelib/Quartus/v6/simulation/qsim/Waveform.vwf.vt"</ttestbench_cmd>
|
||
|
<fnetlist_cmd>quartus_eda --write_settings_files=off --simulation --functional=on --flatten_buses=off --tool=modelsim_oem --format=verilog --output_directory="/home/ir/Documents/codelib/Quartus/v6/simulation/qsim/" jyh_4490_6 -c jyh_4490_6</fnetlist_cmd>
|
||
|
<tnetlist_cmd>quartus_eda --write_settings_files=off --simulation --functional=off --flatten_buses=off --timescale=1ps --tool=modelsim_oem --format=verilog --output_directory="/home/ir/Documents/codelib/Quartus/v6/simulation/qsim/" jyh_4490_6 -c jyh_4490_6</tnetlist_cmd>
|
||
|
<modelsim_script>onerror {exit -code 1}
|
||
|
vlib work
|
||
|
vlog -work work jyh_4490_6.vo
|
||
|
vlog -work work Waveform.vwf.vt
|
||
|
vsim -c -t 1ps -L cycloneive_ver -L altera_ver -L altera_mf_ver -L 220model_ver -L sgate_ver -L altera_lnsim_ver work.jyh_4490_6_entry_vlg_vec_tst
|
||
|
vcd file -direction jyh_4490_6.msim.vcd
|
||
|
vcd add -internal jyh_4490_6_entry_vlg_vec_tst/*
|
||
|
vcd add -internal jyh_4490_6_entry_vlg_vec_tst/i1/*
|
||
|
proc simTimestamp {} {
|
||
|
echo "Simulation time: $::now ps"
|
||
|
if { [string equal running [runStatus]] } {
|
||
|
after 2500 simTimestamp
|
||
|
}
|
||
|
}
|
||
|
after 2500 simTimestamp
|
||
|
run -all
|
||
|
quit -f
|
||
|
|
||
|
</modelsim_script>
|
||
|
<modelsim_script_timing>onerror {exit -code 1}
|
||
|
vlib work
|
||
|
vlog -work work jyh_4490_6.vo
|
||
|
vlog -work work Waveform.vwf.vt
|
||
|
vsim -novopt -c -t 1ps -L cycloneive_ver -L altera_ver -L altera_mf_ver -L 220model_ver -L sgate_ver -L altera_lnsim_ver work.jyh_4490_6_entry_vlg_vec_tst
|
||
|
vcd file -direction jyh_4490_6.msim.vcd
|
||
|
vcd add -internal jyh_4490_6_entry_vlg_vec_tst/*
|
||
|
vcd add -internal jyh_4490_6_entry_vlg_vec_tst/i1/*
|
||
|
proc simTimestamp {} {
|
||
|
echo "Simulation time: $::now ps"
|
||
|
if { [string equal running [runStatus]] } {
|
||
|
after 2500 simTimestamp
|
||
|
}
|
||
|
}
|
||
|
after 2500 simTimestamp
|
||
|
run -all
|
||
|
quit -f
|
||
|
|
||
|
</modelsim_script_timing>
|
||
|
<hdl_lang>verilog</hdl_lang>
|
||
|
</simulation_settings>*/
|
||
|
/*
|
||
|
WARNING: Do NOT edit the input and output ports in this file in a text
|
||
|
editor if you plan to continue editing the block that represents it in
|
||
|
the Block Editor! File corruption is VERY likely to occur.
|
||
|
*/
|
||
|
|
||
|
/*
|
||
|
Copyright (C) 2021 Intel Corporation. All rights reserved.
|
||
|
Your use of Intel Corporation's design tools, logic functions
|
||
|
and other software and tools, and any partner logic
|
||
|
functions, and any output files from any of the foregoing
|
||
|
(including device programming or simulation files), and any
|
||
|
associated documentation or information are expressly subject
|
||
|
to the terms and conditions of the Intel Program License
|
||
|
Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||
|
the Intel FPGA IP License Agreement, or other applicable license
|
||
|
agreement, including, without limitation, that your use is for
|
||
|
the sole purpose of programming logic devices manufactured by
|
||
|
Intel and sold by Intel or its authorized distributors. Please
|
||
|
refer to the applicable agreement for further details, at
|
||
|
https://fpgasoftware.intel.com/eula.
|
||
|
*/
|
||
|
|
||
|
HEADER
|
||
|
{
|
||
|
VERSION = 1;
|
||
|
TIME_UNIT = ns;
|
||
|
DATA_OFFSET = 0.0;
|
||
|
DATA_DURATION = 1000.0;
|
||
|
SIMULATION_TIME = 0.0;
|
||
|
GRID_PHASE = 0.0;
|
||
|
GRID_PERIOD = 10.0;
|
||
|
GRID_DUTY_CYCLE = 50;
|
||
|
}
|
||
|
|
||
|
SIGNAL("clk_50m")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = INPUT;
|
||
|
PARENT = "";
|
||
|
}
|
||
|
|
||
|
SIGNAL("clr")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = INPUT;
|
||
|
PARENT = "";
|
||
|
}
|
||
|
|
||
|
SIGNAL("code")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = BUS;
|
||
|
WIDTH = 7;
|
||
|
LSB_INDEX = 0;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "";
|
||
|
}
|
||
|
|
||
|
SIGNAL("code[6]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "code";
|
||
|
}
|
||
|
|
||
|
SIGNAL("code[5]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "code";
|
||
|
}
|
||
|
|
||
|
SIGNAL("code[4]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "code";
|
||
|
}
|
||
|
|
||
|
SIGNAL("code[3]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "code";
|
||
|
}
|
||
|
|
||
|
SIGNAL("code[2]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "code";
|
||
|
}
|
||
|
|
||
|
SIGNAL("code[1]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "code";
|
||
|
}
|
||
|
|
||
|
SIGNAL("code[0]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "code";
|
||
|
}
|
||
|
|
||
|
SIGNAL("en")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = INPUT;
|
||
|
PARENT = "";
|
||
|
}
|
||
|
|
||
|
SIGNAL("in")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = INPUT;
|
||
|
PARENT = "";
|
||
|
}
|
||
|
|
||
|
SIGNAL("out0")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = BUS;
|
||
|
WIDTH = 4;
|
||
|
LSB_INDEX = 0;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "";
|
||
|
}
|
||
|
|
||
|
SIGNAL("out0[3]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "out0";
|
||
|
}
|
||
|
|
||
|
SIGNAL("out0[2]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "out0";
|
||
|
}
|
||
|
|
||
|
SIGNAL("out0[1]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "out0";
|
||
|
}
|
||
|
|
||
|
SIGNAL("out0[0]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "out0";
|
||
|
}
|
||
|
|
||
|
SIGNAL("seg")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = BUS;
|
||
|
WIDTH = 8;
|
||
|
LSB_INDEX = 0;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "";
|
||
|
}
|
||
|
|
||
|
SIGNAL("seg[7]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "seg";
|
||
|
}
|
||
|
|
||
|
SIGNAL("seg[6]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "seg";
|
||
|
}
|
||
|
|
||
|
SIGNAL("seg[5]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "seg";
|
||
|
}
|
||
|
|
||
|
SIGNAL("seg[4]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "seg";
|
||
|
}
|
||
|
|
||
|
SIGNAL("seg[3]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "seg";
|
||
|
}
|
||
|
|
||
|
SIGNAL("seg[2]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "seg";
|
||
|
}
|
||
|
|
||
|
SIGNAL("seg[1]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "seg";
|
||
|
}
|
||
|
|
||
|
SIGNAL("seg[0]")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = OUTPUT;
|
||
|
PARENT = "seg";
|
||
|
}
|
||
|
|
||
|
SIGNAL("subclk")
|
||
|
{
|
||
|
VALUE_TYPE = NINE_LEVEL_BIT;
|
||
|
SIGNAL_TYPE = SINGLE_BIT;
|
||
|
WIDTH = 1;
|
||
|
LSB_INDEX = -1;
|
||
|
DIRECTION = INPUT;
|
||
|
PARENT = "";
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("clk_50m")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL 0 FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("clr")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL 1 FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("code[6]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("code[5]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("code[4]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("code[3]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("code[2]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("code[1]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("code[0]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("en")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL 1 FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("in")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL 0 FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("out0[3]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("out0[2]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("out0[1]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("out0[0]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("seg[7]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("seg[6]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("seg[5]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("seg[4]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("seg[3]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("seg[2]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("seg[1]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("seg[0]")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
LEVEL X FOR 1000.0;
|
||
|
}
|
||
|
}
|
||
|
|
||
|
TRANSITION_LIST("subclk")
|
||
|
{
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 1;
|
||
|
NODE
|
||
|
{
|
||
|
REPEAT = 100;
|
||
|
LEVEL 0 FOR 5.0;
|
||
|
LEVEL 1 FOR 5.0;
|
||
|
}
|
||
|
}
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "subclk";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 0;
|
||
|
TREE_LEVEL = 0;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "clk_50m";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 1;
|
||
|
TREE_LEVEL = 0;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "clr";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 2;
|
||
|
TREE_LEVEL = 0;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "code";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 3;
|
||
|
TREE_LEVEL = 0;
|
||
|
CHILDREN = 4, 5, 6, 7, 8, 9, 10;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "code[6]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 4;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 3;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "code[5]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 5;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 3;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "code[4]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 6;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 3;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "code[3]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 7;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 3;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "code[2]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 8;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 3;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "code[1]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 9;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 3;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "code[0]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 10;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 3;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "en";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 11;
|
||
|
TREE_LEVEL = 0;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "in";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 12;
|
||
|
TREE_LEVEL = 0;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "out0";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 13;
|
||
|
TREE_LEVEL = 0;
|
||
|
CHILDREN = 14, 15, 16, 17;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "out0[3]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 14;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 13;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "out0[2]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 15;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 13;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "out0[1]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 16;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 13;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "out0[0]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 17;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 13;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "seg";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 18;
|
||
|
TREE_LEVEL = 0;
|
||
|
CHILDREN = 19, 20, 21, 22, 23, 24, 25, 26;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "seg[7]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 19;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 18;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "seg[6]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 20;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 18;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "seg[5]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 21;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 18;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "seg[4]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 22;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 18;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "seg[3]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 23;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 18;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "seg[2]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 24;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 18;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "seg[1]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 25;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 18;
|
||
|
}
|
||
|
|
||
|
DISPLAY_LINE
|
||
|
{
|
||
|
CHANNEL = "seg[0]";
|
||
|
EXPAND_STATUS = COLLAPSED;
|
||
|
RADIX = Binary;
|
||
|
TREE_INDEX = 26;
|
||
|
TREE_LEVEL = 1;
|
||
|
PARENT = 18;
|
||
|
}
|
||
|
|
||
|
TIME_BAR
|
||
|
{
|
||
|
TIME = 0;
|
||
|
MASTER = TRUE;
|
||
|
}
|
||
|
;
|